The Power of Assertions in SystemVerilog

Author:   Eduard Cerny ,  Surrendra Dudani ,  John Havlicek ,  Dmitry Korchemny
Publisher:   Springer-Verlag New York Inc.
ISBN:  

9781441965998


Pages:   561
Publication Date:   25 October 2010
Format:   Hardback
Availability:   In Print   Availability explained
Limited stock is available. It will be ordered for you and shipped pending supplier's limited stock.

Our Price $340.56 Quantity:  
Add to Cart

Share |

The Power of Assertions in SystemVerilog


Add your own review!

Overview

This book is the result of the deep involvementof the authors in the development of EDA tools, SystemVerilog Assertion standardization, and many years of practical experience. One of the goals of this book is to expose the oral knowhow circulated among design and veri?cation engineers which has never been written down in its full extent. The book thus contains many practical examples and exercises illustr- ing the various concepts and semantics of the assertion language. Much attention is given to discussing ef?ciency of assertion forms in simulation and formal veri?- tion. We did our best to validate all the examples, but there are hundreds of them and not all features could be validated since they have not yet been implemented in EDA tools. Therefore, we will be grateful to readers for pointing to us any needed corrections. The book is written in a way that we believe serves well both the users of SystemVerilog assertions in simulation and also those who practice formal v- i?cation (model checking). Compared to previous books covering SystemVerilog assertions we include in detail the most recent features that appeared in the IEEE 1800-2009 SystemVerilog Standard, in particular the new encapsulation construct ""checker"" and checker libraries, Linear Temporal Logic operators, semantics and usage in formal veri?cation. However, for integral understanding we present the assertion language and its applications in full detail. The book is divided into three parts.

Full Product Details

Author:   Eduard Cerny ,  Surrendra Dudani ,  John Havlicek ,  Dmitry Korchemny
Publisher:   Springer-Verlag New York Inc.
Imprint:   Springer-Verlag New York Inc.
Dimensions:   Width: 15.60cm , Height: 3.10cm , Length: 23.40cm
Weight:   0.962kg
ISBN:  

9781441965998


ISBN 10:   1441965998
Pages:   561
Publication Date:   25 October 2010
Audience:   College/higher education ,  Undergraduate ,  Postgraduate, Research & Scholarly
Format:   Hardback
Publisher's Status:   Out of Print
Availability:   In Print   Availability explained
Limited stock is available. It will be ordered for you and shipped pending supplier's limited stock.

Table of Contents

Reviews

Author Information

30 years: Professor at Concordia U. and Universite de Montreal, McGill Uiniversity, 25 years Consultant to Nortel (Ottawa) and others in testability, modeling, verification. 1 year: Design Verification (formal tools), Nortel, Billerica, MA 7 years - current: R&D Synopsys, Marlborough, MA Member and past Chair of IEEE P1800 SV-AC committee

Tab Content 6

Author Website:  

Customer Reviews

Recent Reviews

No review item found!

Add your own review!

Countries Available

All regions
Latest Reading Guide

lgn

al

Shopping Cart
Your cart is empty
Shopping cart
Mailing List