|
|
|||
|
||||
OverviewThe book covers topics such as cell timing and power modeling; interconnect modeling and analysis, delay calculation, crosstalk, noise and the chip timing verification using static timing analysis. For each of these topics, the book provides a theoretical background as well as detailed examples to elaborate the concepts. The static timing analysis topics covered start from verification of simple blocks useful for a beginner to this field. The topics then extend to complex nanometer designs with in-depth treatment of concepts such as modeling of on-chip variation, clock gating, half-cycle paths, as well as timing of source-synchronous interfaces such as DDR. The impact of crosstalk on timing and noise is covered as is the usage of hierarchical design methodology. This book addresses CMOS logic gates, cell library, timing arcs, waveform slew, cell capacitance, timing modeling, interconnect parasitics and coupling, pre- and post-layout interconnect modeling, delay calculation, specification of timing constraints for analysis of internal paths as well as IO interfaces. Advanced modeling and analysis concepts such as controlled current source timing and noise models for nanometer technologies, power modeling including active and leakage power, crosstalk timing and crosstalk glitch calculation, verification of half-cycle and multi-cycle paths, false paths, synchronous interfaces are also covered. Full Product DetailsAuthor: J Bhasker , Rakesh ChadhaPublisher: Springer Imprint: Springer Dimensions: Width: 23.40cm , Height: 3.10cm , Length: 15.60cm Weight: 0.821kg ISBN: 9780387939391ISBN 10: 0387939393 Pages: 596 Publication Date: 16 April 2009 Audience: General/trade , General Format: Undefined Publisher's Status: Unknown Availability: Out of stock Table of ContentsReviewsAuthor InformationTab Content 6Author Website:Countries AvailableAll regions |