|
|
|||
|
||||
OverviewAccording to the Semiconductor Industry Association's 1999 International Technology Roadmap for Semiconductors, by the year 2008 the integration of more than 500 million transistors will be possible on a single chip. Integrating transistors on silicon will depend increasingly on design reuse. Design reuse techniques have become the subject of books, conferences, and podium discussions, with most focusing on higher-level abstraction like RTL descriptions, which can be synthesized.; Design reuse is often seen as an add-on to normal design activity, or a special design task that is not an integrated part of the existing design flow. This may all be true for the ASIC world, but not for high-speed, high-performance microprocessors. In the field of high-speed microprocessors, design reuse is an integrated part of the design flow. The method of choice in this demanding field was, and is always, physical design reuse at the layout level.; In the past, the practical implementations of this method were linear shrinks and the lambda approach. With the scaling of process technology down to 0.8 micron and below, this approach lost steam and became inefficient. The only viable solution is a method called Automatic Layout Modification (ALM), which combines compaction, mask manipulation, and correction with powerful capabilities.; This text is a comprehensive reference work on the subject. Full Product DetailsAuthor: Michael ReindhardtPublisher: Springer Imprint: Springer ISBN: 9781280200045ISBN 10: 1280200049 Pages: 225 Publication Date: 01 January 2002 Audience: General/trade , General Format: Undefined Publisher's Status: Active Availability: In stock We have confirmation that this item is in stock with the supplier. It will be ordered in for you and dispatched immediately. Table of ContentsReviewsAuthor InformationTab Content 6Author Website:Countries AvailableAll regions |