|
|
|||
|
||||
OverviewFull Product DetailsAuthor: Ashok B. MehtaPublisher: Springer International Publishing AG Imprint: Springer International Publishing AG Edition: 1st ed. 2018 Weight: 6.623kg ISBN: 9783319594170ISBN 10: 3319594176 Pages: 328 Publication Date: 07 July 2017 Audience: Professional and scholarly , Professional & Vocational Format: Hardback Publisher's Status: Active Availability: Manufactured on demand We will order this item for you from a manufactured on demand supplier. Table of ContentsReviewsAuthor InformationAshok Mehta has been working in the ASIC/SoC design and verification field for over 20 years. He started his career at Digital Equipment Corporation (DEC) working as a CPU design engineer. He then worked at Data General, Intel (first Pentium Architecture Verification team) and after a route of couple of startups, worked at Applied Micro and currently at TSMC. He was a very early adopter of Verilog and participated in Verilog, VHDL, iHDL (Intel HDL) and SDF (standard delay format) technical subcommittees. He has also been a proponent of ESL (Electronic System Level) designs. At TSMC he architected and went into production with two industry standard TSMC ESL Reference Flows that take designs from ESL to RTL while preserving the verification environment for reuse from ESL to RTL. He holds 14 U.S. Patents in the field of SoC and 3DIC design verification. He is also the author of Second Edition of the book “SystemVerilog Assertions and FunctionalCoverage – A comprehensive guide to languages, methodologies and applications”. Springer (June 2016). Ashok earned an MSEE from University of Missouri. In his spare time, he is an amateur photographer and likes to play drums on 70’s rock music driving his neighbors up the wall J Tab Content 6Author Website:Countries AvailableAll regions |