ASIC Design and Synthesis: RTL Design Using Verilog

Author:   Vaibbhav Taraate
Publisher:   Springer Verlag, Singapore
Edition:   1st ed. 2021
ISBN:  

9789813346444


Pages:   330
Publication Date:   08 January 2022
Format:   Paperback
Availability:   Manufactured on demand   Availability explained
We will order this item for you from a manufactured on demand supplier.

Our Price $369.57 Quantity:  
Add to Cart

Share |

ASIC Design and Synthesis: RTL Design Using Verilog


Add your own review!

Overview

This book describes simple to complex ASIC design practical scenarios using Verilog. It builds a story from the basic fundamentals of ASIC designs to advanced RTL design concepts using Verilog. Looking at current trends of miniaturization, the contents provide practical information on the issues in ASIC design and synthesis using Synopsys DC and their solution. The book explains how to write efficient RTL using Verilog and how to improve design performance. It also covers architecture design strategies, multiple clock domain designs, low-power design techniques, DFT, pre-layout STA and the overall ASIC design flow with case studies. The contents of this book will be useful to practicing hardware engineers, students, and hobbyists looking to learn about ASIC design and synthesis.

Full Product Details

Author:   Vaibbhav Taraate
Publisher:   Springer Verlag, Singapore
Imprint:   Springer Verlag, Singapore
Edition:   1st ed. 2021
Weight:   0.539kg
ISBN:  

9789813346444


ISBN 10:   9813346442
Pages:   330
Publication Date:   08 January 2022
Audience:   Professional and scholarly ,  Professional & Vocational
Format:   Paperback
Publisher's Status:   Active
Availability:   Manufactured on demand   Availability explained
We will order this item for you from a manufactured on demand supplier.

Table of Contents

Chapter 1. Introduction. Chapter 2. Design using CMOS. Chapter 3. ASIC design synthesis for combinational design (RTL using VHDL). Chapter 4. ASIC Design and synthesis of complex combinational logic (RTL using VHDL). Chapter 5. ASIC Design and synthesis of sequential logic (RTL using VHDL).  Chapter 6. ASIC design guidelines.  Chapter 7. ASIC RTL Verification.  Chapter 8. FSM using VHDL and synthesis.  Chapter 9. ASIC design improvement techniques. Chapter 10. ASIC Synthesis using Synopsys DC. Chapter 11. Design for Testability. Chapter 12. Static timing analysis. Chapter 13. Multiple Clock domain designs. Chapter 14. Low power ASIC design. Chapter 15. ASIC Physical design.

Reviews

Author Information

Vaibbhav Taraate is an entrepreneur and mentor at “1 Rupee S T”. He holds B.E. (Electronics) degree from Shivaji University, Kolhapur (1995) and received a Gold Medal for standing first in all engineering branches. He completed his M.Tech. (Aerospace Control and Guidance) at the Indian Institute of Technology (IIT) Bombay, India, in 1999. He has over 18 years of experience in semi-custom ASIC and FPGA design, primarily using HDL languages such as Verilog , VHDL and SystemVerilog. He has worked with multinational corporations as a consultant, senior design engineer, and technical manager. His areas of expertise include RTL design using VHDL, RTL design using Verilog, complex FPGA-based design, low power design, synthesis and optimization, static timing analysis, system design using microprocessors, high-speed VLSI designs, and architecture design of complex SOCs.

Tab Content 6

Author Website:  

Customer Reviews

Recent Reviews

No review item found!

Add your own review!

Countries Available

All regions
Latest Reading Guide

lgn

al

Shopping Cart
Your cart is empty
Shopping cart
Mailing List